



# N-Channel Super Junction Power MOSFET II

### **General Description**

The series of devices use advanced super junction technology and design to provide excellent R<sub>DS(ON)</sub> with low gate charge. This super junction MOSFET fits the industry's AC-DC SMPS requirements for PFC, AC/DC power conversion, and industrial power applications.

### **Features**

- ◆ New technology for high voltage device
- ◆ Low on-resistance and low conduction losses
- ◆ Small package
- ◆ Ultra Low Gate Charge cause lower driving requirements
- ◆ 100% Avalanche Tested
- ◆ ROHS compliant





Schematic diagram

TO-220F

### **Application**

- ◆ Power factor correction (PFC)
- ◆ Switched mode power supplies(SMPS)
- ◆ Uninterruptible Power Supply (UPS)

| V <sub>D</sub> s    | 650 | V  |
|---------------------|-----|----|
| R <sub>DS(ON)</sub> | 900 | mΩ |
| I <sub>D</sub>      | 5   | А  |

## Package Marking And Ordering Information

| Device    | Device Package | Marking   |
|-----------|----------------|-----------|
| MJ65R900F | TO-220F        | MJ65R900F |

### Table 1. Absolute Maximum Ratings (Tc=25℃)

| Parameter                                                                                         | Symbol      | MJ65R900F | Unit |
|---------------------------------------------------------------------------------------------------|-------------|-----------|------|
| Drain-Source Voltage (Vcs=0V)                                                                     | VDS         | 650       | V    |
| Gate-Source Voltage (Vps=0V)                                                                      | Vgs         | ±30       | V    |
| Continuous Drain Current at Tc=25°C                                                               | ID (DC)     | 5*        | А    |
| Continuous Drain Current at Tc=100°C                                                              | ID (DC)     | 3*        | А    |
| Pulsed drain current (Note 1)                                                                     | IDM (pluse) | 15*       | А    |
| Drain Source voltage slope, V <sub>DS</sub> = 480 V, I <sub>D</sub> =5 A, T <sub>j</sub> = 125 °C | dv/dt       | 48        | V/ns |
| Maximum Power Dissipation (Tc=25°C)                                                               | Po          | 29        | W    |
| Derate above 25°C                                                                                 | Po          | 0.23      | W/°C |
| Single pulse avalanche energy (Note 2)                                                            | Eas         | 135       | mJ   |
| Avalanche current (Note 1)                                                                        | Iar         | 2.5       | Α    |

| Parameter                                                   | Symbol  | Value   | Unit |
|-------------------------------------------------------------|---------|---------|------|
| Repetitive Avalanche energy , tar limited by Tjmax (Note 1) | Ear     | 0.4     | mJ   |
| Operating Junction and Storage Temperature Range            | TJ,Tsтg | -55+150 | °C   |

<sup>\*</sup> limited by maximum junction temperature





## Table 2. Thermal Characteristic

| Parameter                                         | Symbol | MJ65R900F | Unit |
|---------------------------------------------------|--------|-----------|------|
| Thermal Resistance, Junction-to-Case (Maximum)    | RthJC  | 4.3       | °C/W |
| Thermal Resistance, Junction-to-Ambient (Maximum) | RthJA  | 80        | °C/W |

## Table 3. Electrical Characteristics (T<sub>A</sub>=25℃ unless otherwise noted)

| Parameter                                  | Symbol              | Condition                                                        | Min | Тур | Max  | Unit |
|--------------------------------------------|---------------------|------------------------------------------------------------------|-----|-----|------|------|
| On/off states                              |                     |                                                                  |     |     |      |      |
| Drain-Source Breakdown Voltage             | BVDSS               | V <sub>GS</sub> =0V I <sub>D</sub> =250μA                        | 650 | -   | _    | V    |
| Zero Gate Voltage Drain Current (Tc=25°C)  | loss                | V <sub>DS</sub> =650V,V <sub>GS</sub> =0V                        | -   | _   | 1    | μΑ   |
| Zero Gate Voltage Drain Current (Tc=125°C) | loss                | V <sub>DS</sub> =650V,V <sub>GS</sub> =0V                        | -   | -   | 50   | μΑ   |
| Gate-Body Leakage Current                  | lgss                | V <sub>GS</sub> =±30V,V <sub>DS</sub> =0V                        | -   | -   | ±100 | nA   |
| Gate Threshold Voltage                     | V <sub>GS(th)</sub> | V <sub>DS</sub> =V <sub>GS</sub> ,I <sub>D</sub> =250μA          | 2.5 | 3   | 3.5  | V    |
| Drain-Source On-State Resistance           | Rds(ON)             | Vgs=10V,Ip=3A                                                    | -   | 780 | 900  | mΩ   |
| Dynamic Characteristics                    |                     |                                                                  |     |     |      |      |
| Forward Transconductance                   | grs                 | V <sub>DS</sub> =20V,I <sub>D</sub> =3A                          | -   | 4.8 | -    | S    |
| Input Capacitance                          | Cies                |                                                                  | -   | 460 | -    | PF   |
| Output Capacitance                         | Coss                | V <sub>DS</sub> =50V,V <sub>GS</sub> =0V<br>F=1.0MHz             | -   | 45  | -    | PF   |
| Reverse Transfer Capacitance               | Crss                |                                                                  | -   | 3.5 | -    | PF   |
| Total Gate Charge                          | Qg                  |                                                                  | -   | 10  | 20   | nC   |
| Gate-Source Charge                         | Qgs                 | V <sub>DS</sub> =480V,I <sub>D</sub> =5A<br>V <sub>GS</sub> =10V | -   | 1.6 | -    | nC   |
| Gate-Drain Charge                          | Qgd                 |                                                                  | -   | 4   | -    | nC   |
| Intrinsic gate resistance                  | Rg                  | f=1 MHz open drain                                               | -   | 2.5 | -    | Ω    |
| Switching times                            | '                   |                                                                  |     |     |      |      |
| Turn-on Delay Time                         | t <sub>d(on)</sub>  |                                                                  | -   | 6   | _    | nS   |
| Turn-on Rise Time                          | tr                  | Vdd=380V,Id=5A                                                   | -   | 3   | -    | nS   |
| Turn-Off Delay Time                        | t <sub>d(off)</sub> | R <sub>G</sub> =18Ω,V <sub>GS</sub> =10V                         | -   | 50  | 60   | nS   |
| Turn-Off Fall Time                         | tr                  | -                                                                | -   | 9   | 15   | nS   |
| Source- Drain Diode Characteristics        |                     |                                                                  |     |     |      |      |
| Source-drain current (Body Diode)          | Isp                 |                                                                  | -   | _   | 5    | А    |
| Pulsed Source-drain current (Body Diode)   | Isdm                | - Tc=25°C                                                        | -   | -   | 15   | А    |
| Forward On Voltage                         | Vsb                 | T <sub>j</sub> =25°C,I <sub>SD</sub> =5A,V <sub>GS</sub> =0V     | -   | 1   | 1.3  | V    |
| Reverse Recovery Time                      | trr                 | T <sub>i</sub> =25°C,I <sub>F</sub> =5A<br>di/dt=100A/µs         | -   | 250 | -    | nS   |
| Reverse Recovery Charge                    | Qrr                 |                                                                  | -   | 2.2 | -    | uC   |
| Peak reverse recovery current              | Irrm                |                                                                  | _   | 15  | _    | А    |





### **Notes**

- 1.Repetitive Rating: Pulse width limited by maximum junction temperature
- $2.T_j=25^{\circ}C,V_{DD}=50V,V_{G}=10V,R_{G}=25\Omega$

### TYPICAL ELECTRICAL AND THERMAL CHARACTERISTICS (curves)



lpr, Reverse Drain Current(A)



V<sub>DS</sub>, Drain-Source Voltage (V)

Figure 1 Safe operating area

lb, Drain Current (A)

Figure 2 Source-Drain Diode Forward Voltage

V<sub>SD</sub>,Source-Drain Voltage(V)



V<sub>DS</sub>(V)

Tj=25°C V<sub>GS</sub> 20V 10V 8V 7V 6V 6.5V 5.5V 5V 4.5V

12

Figure 3 Output characteristics

10

V<sub>GS</sub>, Gate-Source Voltage (V) Figure 4 Transfer characteristics



ADS(ON), Drain-Source On-Resistance(Ω)



ID, Drain Current (A)

Figure 5 Static drain-source on resistance

T<sub>J</sub>, Junction Temperature (°C)

Figure 6 RDS(ON) vs Junction Temperature

lb, Drain Current (A)

Capacitances(pF)





T<sub>J</sub>, Junction Temperature (°C)

Figure 7 BVDSS vs Junction Temperature



Q<sub>G</sub>,Total Gate Charge(nC)

Figure 9 Gate charge waveforms



Zthuc, Thermal Respone

tp,Square Wave Pulse(S)

Figure 11 Transient Thermal Impedance



Tc, Case Temperature (°C)

Figure 8 Maximum ID vs Junction Temperature



V<sub>DS</sub>, Drain-Source Voltage (V)

Figure 10 Capacitance







### Test circuit





Gate charge test circuit & Waveform





Switch Time Test Circuit





Unclamped Inductive Switching Test Circuit & Waveforms





### TO-220F Package Information





Dimensions in Millimeters





### Attention:

Any and all MJ power products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your MJ power representative nearest you before using any MJ power products described or contained herein in such applications.

MJ power assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all MJ power products described or contained herein.

Specifications of any and all MJ power products described or contained herein stipulate the erformance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

MJ power Semiconductor CO.,LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.

In the event that any or all MJ power products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.

No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or therwise, without the prior written permission of MJ power Semiconductor CO.,LTD.

Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. MJ power believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the MJ power product that you intend to use.

This catalog provides information as of Sep.2010. Specifications and information herein are subject to change without notice.